Moteur de recherche de fiches techniques de composants électroniques
  French  ▼
ALLDATASHEET.FR

X  

GS82582D18GE-333I Fiches technique(PDF) 7 Page - GSI Technology

No de pièce GS82582D18GE-333I
Description  288Mb SigmaQuad-IITM Burst of 4 SRAM
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricant  GSI [GSI Technology]
Site Internet  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS82582D18GE-333I Fiches technique(HTML) 7 Page - GSI Technology

Back Button GS82582D18GE-333I Datasheet HTML 3Page - GSI Technology GS82582D18GE-333I Datasheet HTML 4Page - GSI Technology GS82582D18GE-333I Datasheet HTML 5Page - GSI Technology GS82582D18GE-333I Datasheet HTML 6Page - GSI Technology GS82582D18GE-333I Datasheet HTML 7Page - GSI Technology GS82582D18GE-333I Datasheet HTML 8Page - GSI Technology GS82582D18GE-333I Datasheet HTML 9Page - GSI Technology GS82582D18GE-333I Datasheet HTML 10Page - GSI Technology GS82582D18GE-333I Datasheet HTML 11Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 30 page
background image
GS82582D18/36GE-400/375/333/300/250
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.04 4/2016
7/30
© 2012, GSI Technology
Special Functions
Byte Write Control
Byte Write Enable pins are sampled at the same time that Data In is sampled. A high on the Byte Write Enable pin associated with
a particular byte (e.g., BW0 controls D0–D8 inputs) will inhibit the storage of that particular byte, leaving whatever data may be
stored at the current address at that byte location undisturbed. Any or all of the Byte Write Enable pins may be driven high or low
during the data in sample times in a write sequence.
Each write enable command and write address loaded into the RAM provides the base address for a 4 beat data transfer. The x18
version of the RAM, for example, may write 72 bits in association with each address loaded. Any 9-bit byte may be masked in any
write sequence.
Example x18 RAM Write Sequence using Byte Write Enables
Data In Sample Time
BW0
BW1
D0–D8
D9–D17
Beat 1
0
1
Data In
Don’t Care
Beat 2
1
0
Don’t Care
Data In
Beat 3
0
0
Data In
Data In
Beat 4
1
0
Don’t Care
Data In
Resulting Write Operation
Byte 1
D0–D8
Byte 2
D9–D17
Byte 1
D0–D8
Byte 2
D9–D17
Byte 1
D0–D8
Byte 2
D9–D17
Byte 1
D0–D8
Byte 2
D9–D17
Written
Unchanged
Unchanged
Written
Written
Written
Unchanged
Written
Beat 1
Beat 2
Beat 3
Beat 4
Output Register Control
SigmaQuad-II SRAMs offer two mechanisms for controlling the output data registers. Typically, control is handled by the Output
Register Clock inputs, C and C. The Output Register Clock inputs can be used to make small phase adjustments in the firing of the
output registers by allowing the user to delay driving data out as much as a few nanoseconds beyond the next rising edges of the K
and K clocks. If the C and C clock inputs are tied high, the RAM reverts to K and K control of the outputs, allowing the RAM to
function as a conventional pipelined read SRAM.


Numéro de pièce similaire - GS82582D18GE-333I

FabricantNo de pièceFiches techniqueDescription
logo
GSI Technology
GS82582D19GE-333 GSI-GS82582D19GE-333 Datasheet
443Kb / 26P
   288Mb SigmaQuad-IITM Burst of 4 SRAM
GS82582D19GE-375 GSI-GS82582D19GE-375 Datasheet
443Kb / 26P
   288Mb SigmaQuad-IITM Burst of 4 SRAM
GS82582D19GE-375I GSI-GS82582D19GE-375I Datasheet
443Kb / 26P
   JEDEC-standard pinout and package
GS82582D19GE-400I GSI-GS82582D19GE-400I Datasheet
443Kb / 26P
   JEDEC-standard pinout and package
GS82582D19GE-450 GSI-GS82582D19GE-450 Datasheet
443Kb / 26P
   288Mb SigmaQuad-IITM Burst of 4 SRAM
More results

Description similaire - GS82582D18GE-333I

FabricantNo de pièceFiches techniqueDescription
logo
GSI Technology
GS82582D36E-375 GSI-GS82582D36E-375 Datasheet
529Kb / 30P
   288Mb SigmaQuad-IITM Burst of 4 SRAM
GS82582D36E-250 GSI-GS82582D36E-250 Datasheet
529Kb / 30P
   288Mb SigmaQuad-IITM Burst of 4 SRAM
GS82582Q36GE-333I GSI-GS82582Q36GE-333I Datasheet
484Kb / 32P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582Q18E-250I GSI-GS82582Q18E-250I Datasheet
625Kb / 31P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582Q18GE-333I GSI-GS82582Q18GE-333I Datasheet
484Kb / 32P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS8342D08BGD-250 GSI-GS8342D08BGD-250 Datasheet
580Kb / 34P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS82582D38GE-400I GSI-GS82582D38GE-400I Datasheet
453Kb / 27P
   288Mb SigmaQuad-II Burst of 4 SRAM
GS8662D36BD-333 GSI-GS8662D36BD-333 Datasheet
579Kb / 33P
   72Mb SigmaQuad-IITM Burst of 4 SRAM
GS8662D08BD-400 GSI-GS8662D08BD-400 Datasheet
579Kb / 33P
   72Mb SigmaQuad-IITM Burst of 4 SRAM
GS8182D09BGD-333 GSI-GS8182D09BGD-333 Datasheet
726Kb / 36P
   18Mb SigmaQuad-IITM Burst of 4 SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Fiches technique Télécharger

Go To PDF Page


Lien URL




Politique de confidentialité
ALLDATASHEET.FR
ALLDATASHEET vous a-t-il été utile ?  [ DONATE ] 

À propos de Alldatasheet   |   Publicité   |   Contactez-nous   |   Politique de confidentialité   |   Echange de liens   |   Fabricants
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com