Moteur de recherche de fiches techniques de composants électroniques |
|
CS4392-KZ Fiches technique(PDF) 9 Page - Cirrus Logic |
|
CS4392-KZ Fiches technique(HTML) 9 Page - Cirrus Logic |
9 / 42 page CS4392 DS459PP2 9 3. APPLICATIONS 3.1 Recommended Power-up Sequence for Hardware Mode 1) Hold RST low until the power supplies, master, and left/right clocks are stable. 2) Bring RST high. After 10ms the device will begin normal operation. 3.2 Recommended Power-up Sequence and Access to Control Port Mode 1) Hold RST low until the power supply, master, and left/right clocks are stable. In this state, the control port is reset to its default settings and FILT+ will remain low. 2) Bring RST high. The device will remain in a low power state with FILT+ low and the control port is accessible. 3) Write 30h to register 05h within 10 ms cycles following the release of RST. If after 10ms the control port has not been initiated with this command, the device will enter stand-alone mode. The CPEN bit, however, may be written at any time after 10ms. It is recommended to write CPEN before 10ms in or- der to reduce the possibility of any extraneous click or pop noise from occurring. 4) The desired register settings can be loaded while keeping the PDN bit set to 1. 5) Set the PDN bit to 0. This will initiate the power-up sequence which requires approximately 10 µS. 3.3 Analog Output and Filtering The application note “Design Notes for a 2-Pole Filter with Differential Input” discusses the second-order Butterworth filter and differential to single-ended converter as seen in Figure 3. An alternate configuration can be seen on the CDB4392. This alternate filter configuration accounts for the differing AC loads on the + and - differential output pins which are normally present in a circuit like Figure 3. It also shows an AC coupling configuration which reduces the number of required AC coupling capacitors to 2 caps per chan- nel. The circuit in figure 3 may also be DC coupled, however the filter on the CDB4392 must be AC coupled. The CS4392 is a linear phase design and does not include phase or amplitude compensation for an external filter. Therefore, the DAC system phase and amplitude response will be dependent on the external analog circuitry. 3.01k 1.58k 3.01k 10 uF 560 1.58k 10 uF 3.32k 3 2 1 R17 3.32k 10 uF 680 pF C10 680 pF 2700 pF 2700 pF 47k Aout - Aout + Analog_Out Figure 3. CS4392 Output Filter |
Numéro de pièce similaire - CS4392-KZ |
|
Description similaire - CS4392-KZ |
|
|
Lien URL |
Politique de confidentialité |
ALLDATASHEET.FR |
ALLDATASHEET vous a-t-il été utile ? [ DONATE ] |
À propos de Alldatasheet | Publicité | Contactez-nous | Politique de confidentialité | Echange de liens | Fabricants All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |