Moteur de recherche de fiches techniques de composants électroniques
  French  ▼
ALLDATASHEET.FR

X  

AD7631BCPZ Fiches technique(PDF) 10 Page - Analog Devices

No de pièce AD7631BCPZ
Description  18-Bit, 250 kSPS, Differential Programmable Input PulSAR짰 ADC
Download  32 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricant  AD [Analog Devices]
Site Internet  http://www.analog.com
Logo AD - Analog Devices

AD7631BCPZ Fiches technique(HTML) 10 Page - Analog Devices

Back Button AD7631BCPZ Datasheet HTML 6Page - Analog Devices AD7631BCPZ Datasheet HTML 7Page - Analog Devices AD7631BCPZ Datasheet HTML 8Page - Analog Devices AD7631BCPZ Datasheet HTML 9Page - Analog Devices AD7631BCPZ Datasheet HTML 10Page - Analog Devices AD7631BCPZ Datasheet HTML 11Page - Analog Devices AD7631BCPZ Datasheet HTML 12Page - Analog Devices AD7631BCPZ Datasheet HTML 13Page - Analog Devices AD7631BCPZ Datasheet HTML 14Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 32 page
background image
AD7631
Rev. A | Page 10 of 32
Pin No.
Mnemonic
Type1
Description
23
D12 or
DO
When MODE[1:0] = 0, 1, or 2, this output is used as Bit 12 of the parallel port data output bus.
SYNC
When MODE[1:0] = 3, Serial Data Frame Synchronization. In serial master mode (MODE[1:0] = 3,
EXT/INT= low), this output is used as a digital output frame synchronization for use with the
internal data clock.
When a read sequence is initiated and INVSYNC = low, SYNC is driven high and remains high while
the SDOUT output is valid.
When a read sequence is initiated and INVSYNC = high, SYNC is driven low and remains low while
the SDOUT output is valid.
24
D13 or
DO
When MODE[1:0] = 0, 1, or 2, this output is used as Bit 13 of the parallel port data output bus.
RDERROR
When MODE[1:0] = 3, Serial Data Read Error. In serial slave mode (MODE[1:0] = 3, EXT/INT = high),
this output is used as an incomplete data read error flag. If a data read is started and not completed when
the current conversion is completed, the current data is lost and RDERROR is pulsed high.
25
D14 or
DI/O
When MODE[1:0] = 0, 1, or 2, this output is used as Bit 14 of the parallel port data output bus.
HW/SW
When MODE[1:0] = 3, Serial Configuration Hardware/Software Select. In serial mode, this input is
used to configure the AD7631 by hardware or software. See the Hardware Configuration section and
Software Configuration section.
When HW/SW = low, the AD7631 is configured through software using the serial configuration register.
When HW/SW = high, the AD7631 is configured through dedicated hardware input pins.
26
D15 or
DI/O
When MODE[1:0] = 0, 1, or 2, this output is used as Bit 15 of the parallel port data output bus.
SCIN
When MODE[1:0] = 3, Serial Configuration Data Input. In serial software configuration mode (HW/SW =
low), this input is used to serially write in, MSB first, the configuration data into the serial configuration
register. The data on this input is latched with SCCLK. See the
section.
Software Configuration
27
D16 or
DI/O
When MODE[1:0] = 0, 1, or 2, this output is used as Bit 16 of the parallel port data output bus.
SCCLK
When MODE[1:0] = 3, Serial Configuration Clock. In serial software configuration mode (HW/SW = low)
this input is used to clock in the data on SCIN. The active edge where the data SCIN is updated
depends on the logic state of the INVSCLK pin. See the
section.
Software Configuration
28
D17 or
DI/O
When MODE[1:0] = 0, 1, or 2, this output is used as Bit 17 of the parallel port data output bus.
SCCS
When MODE[1:0] = 3, Serial Configuration Chip Select. In serial software configuration mode
(HW/SW = low), this input enables the serial configuration port. See the
section.
Software Configuration
29
BUSY
DO
Busy Output. Transitions high when a conversion is started and remains high until the conversion is
complete and the data is latched into the on-chip shift register. The falling edge of BUSY can be used
as a data-ready clock signal. Note that in master read after convert mode (MODE[1:0] = 3, EXT/INT = low,
RDC = low) the busy time changes according to
.
Table 4
30
TEN
DI2
Input Range Select. Used in conjunction with BIPOLAR per the following.
Input Range (V)
BIPOLAR
TEN
0 to 5
Low
Low
0 to 10
Low
High
±5
High
Low
±10
High
High
31
RD
DI
Read Data. When CS and RD are both low, the interface parallel or serial output bus is enabled.
32
CS
DI
Chip Select. When CS and RD are both low, the interface parallel or serial output bus is enabled. CS
is also used to gate the external clock in slave serial mode (not used for serial configurable port).
33
RESET
DI
Reset Input. When high, reset the AD7631. Current conversion, if any, is aborted. The falling edge of
RESET resets the data outputs to all zeros (with OB/2C = high) and clears the configuration register.
See the
section. If not used, this pin can be tied to OGND.
Digital Interface
34
PD
DI2
Power-Down Input. When PD = high, power down the ADC. Power consumption is reduced and
conversions are inhibited after the current one is completed. The digital interface remains active
during power down.
35
CNVST
DI
Conversion Start. A falling edge on CNVST puts the internal sample-and-hold into the hold state and
initiates a conversion.
36
BIPOLAR
DI2
Input Range Select. See description for Pin 30.


Numéro de pièce similaire - AD7631BCPZ

FabricantNo de pièceFiches techniqueDescription
logo
Analog Devices
AD7631BCPZ AD-AD7631BCPZ Datasheet
664Kb / 33P
   18-Bit, 250 kSPS, Differential Programmable Input PulSAR ADC
AD7631BCPZRL AD-AD7631BCPZRL Datasheet
664Kb / 33P
   18-Bit, 250 kSPS, Differential Programmable Input PulSAR ADC
More results

Description similaire - AD7631BCPZ

FabricantNo de pièceFiches techniqueDescription
logo
Analog Devices
AD7634BSTZ AD-AD7634BSTZ Datasheet
601Kb / 32P
   18-Bit, 670 kSPS, Differential Programmable Input PulSAR짰 ADC
REV. B
AD7631 AD-AD7631_17 Datasheet
664Kb / 33P
   18-Bit, 250 kSPS, Differential Programmable Input PulSAR ADC
AD7631 AD-AD7631_15 Datasheet
587Kb / 32P
   18-Bit, 250 kSPS, Differential Programmable Input PulSAR
REV. B
AD7634 AD-AD7634_17 Datasheet
677Kb / 33P
   18-Bit, 670 kSPS, Differential Programmable Input PulSAR ADC
AD7694ARMZRL7 AD-AD7694ARMZRL7 Datasheet
348Kb / 16P
   16-Bit, 250 kSPS PulSAR짰 ADC in MSOP
REV. A
AD7694BRMZ AD-AD7694BRMZ Datasheet
348Kb / 16P
   16-Bit, 250 kSPS PulSAR짰 ADC in MSOP
REV. A
AD7689 AD-AD7689 Datasheet
1Mb / 20P
   16-Bit, 8-Channel, 250 kSPS PulSAR짰 ADC.
Rev. PrC
AD7634 AD-AD7634_15 Datasheet
601Kb / 32P
   18-Bit, 670 kSPS, Differential Programmable Input PulSAR
REV. B
AD7690BRMZ AD-AD7690BRMZ Datasheet
620Kb / 24P
   18-Bit, 1.5 LSB INL, 400 kSPS PulSAR짰 Differential ADC in MSOP/QFN
REV. B
AD7631 AD-AD7631 Datasheet
333Kb / 14P
   18-Bit 250/670 kSPS PulSAR Bipolar Programmable Inputs ADC
Rev. PrC
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32


Fiches technique Télécharger

Go To PDF Page


Lien URL




Politique de confidentialité
ALLDATASHEET.FR
ALLDATASHEET vous a-t-il été utile ?  [ DONATE ] 

À propos de Alldatasheet   |   Publicité   |   Contactez-nous   |   Politique de confidentialité   |   Echange de liens   |   Fabricants
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com