Moteur de recherche de fiches techniques de composants électroniques
  French  ▼
ALLDATASHEET.FR

X  

FM25CL64 Fiches technique(PDF) 7 Page - Ramtron International Corporation

No de pièce FM25CL64
Description  64Kb FRAM Serial 3V Memory
Download  13 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricant  RAMTRON [Ramtron International Corporation]
Site Internet  http://www.ramtron.com
Logo RAMTRON - Ramtron International Corporation

FM25CL64 Fiches technique(HTML) 7 Page - Ramtron International Corporation

Back Button FM25CL64 Datasheet HTML 3Page - Ramtron International Corporation FM25CL64 Datasheet HTML 4Page - Ramtron International Corporation FM25CL64 Datasheet HTML 5Page - Ramtron International Corporation FM25CL64 Datasheet HTML 6Page - Ramtron International Corporation FM25CL64 Datasheet HTML 7Page - Ramtron International Corporation FM25CL64 Datasheet HTML 8Page - Ramtron International Corporation FM25CL64 Datasheet HTML 9Page - Ramtron International Corporation FM25CL64 Datasheet HTML 10Page - Ramtron International Corporation FM25CL64 Datasheet HTML 11Page - Ramtron International Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 13 page
background image
FM25CL64 - Automotive Temp.
Rev. 3.0
May 2007
Page 7 of 13
The BP1 and BP0 bits and the Write Enable Latch
are the only mechanisms that protect the memory
from writes. The remaining write protection features
protect inadvertent changes to the block protect bits.
The WPEN bit controls the effect of the hardware
/WP pin. When WPEN is low, the /WP pin is
ignored. When WPEN is high, the /WP pin controls
write access to the status register. Thus the Status
register is write protected if WPEN=1 and /WP=0.
This scheme provides a write protection mechanism,
which can prevent software from writing the
memory under any circumstances. This occurs if the
BP1 and BP0 are set to 1, the WPEN bit is set to 1,
and /WP is set to 0. This occurs because the block
protect bits prevent writing memory and the /WP
signal in hardware prevents altering the block
protect bits (if WPEN is high). Therefore in this
condition, hardware must be involved in allowing a
write operation. The following table summarizes the
write protection conditions.
Table 4. Write Protection
WEL
WPEN
/WP
Protected Blocks
Unprotected Blocks
Status Register
0
X
X
Protected
Protected
Protected
1
0
X
Protected
Unprotected
Unprotected
1
1
0
Protected
Unprotected
Protected
1
1
1
Protected
Unprotected
Unprotected
Memory Operation
The SPI interface, which is capable of a relatively
high clock frequency, highlights the fast write
capability of the FRAM technology. Unlike SPI-bus
EEPROMs, the FM25CL64 can perform sequential
writes at bus speed. No page register is needed and
any number of sequential writes may be performed.
Write Operation
All writes to the memory array begin with a WREN
op-code. The next op-code is the WRITE instruction.
This op-code is followed by a two-byte address
value. The upper 3-bits of the address are ignored. In
total, the 13-bits specify the address of the first data
byte of the write operation. Subsequent bytes are data
and they are written sequentially. Addresses are
incremented internally as long as the bus master
continues to issue clocks. If the last address of 1FFFh
is reached, the counter will roll over to 0000h. Data is
written MSB first. A write operation is shown in
Figure 9.
Unlike EEPROMs, any number of bytes can be
written sequentially and each byte is written to
memory immediately after it is clocked in (after the
8
th
clock). The rising edge of /CS terminates a
WRITE op-code operation.
Read Operation
After the falling edge of /CS, the bus master can issue
a READ op-code. Following this instruction is a two-
byte address value. The upper 3-bits of the address
are ignored. In total, the 13-bits specify the address of
the first byte of the read operation. After the op-code
and address are complete, the SI line is ignored. The
bus master issues 8 clocks, with one bit read out for
each. Addresses are incremented internally as long as
the bus master continues to issue clocks. If the last
address of 1FFFh is reached, the counter will roll
over to 0000h. Data is read MSB first. The rising
edge of /CS terminates a READ op-code operation.
A read operation is shown in Figure 10.
Hold
The /HOLD pin can be used to interrupt a serial
operation without aborting it. If the bus master pulls
the /HOLD pin low while SCK is low, the current
operation will pause. Taking the /HOLD pin high
while SCK is low will resume an operation. The
transitions of /HOLD must occur while SCK is low,
but the SCK pin can toggle during a hold state.


Numéro de pièce similaire - FM25CL64

FabricantNo de pièceFiches techniqueDescription
logo
Ramtron International C...
FM25CL64 RAMTRON-FM25CL64 Datasheet
131Kb / 13P
   64Kb FRAM Serial 3V Memory
FM25CL64 RAMTRON-FM25CL64 Datasheet
7Mb / 28P
   VersaKit-30xx Development System Overview
Rev 2.0
FM25CL64-S RAMTRON-FM25CL64-S Datasheet
131Kb / 13P
   64Kb FRAM Serial 3V Memory
FM25CL64B RAMTRON-FM25CL64B Datasheet
307Kb / 14P
   64Kb Serial 3V F-RAM Memory
logo
Cypress Semiconductor
FM25CL64B CYPRESS-FM25CL64B Datasheet
509Kb / 14P
   64Kb Serial 3V F-RAM Memory
More results

Description similaire - FM25CL64

FabricantNo de pièceFiches techniqueDescription
logo
Ramtron International C...
FM25CL64 RAMTRON-FM25CL64 Datasheet
131Kb / 13P
   64Kb FRAM Serial 3V Memory
FM24CL64 RAMTRON-FM24CL64_07 Datasheet
115Kb / 13P
   64Kb Serial 3V FRAM Memory
FM25640 RAMTRON-FM25640 Datasheet
131Kb / 14P
   64Kb FRAM Serial Memory
FM25640 RAMTRON-FM25640_05 Datasheet
187Kb / 13P
   64Kb FRAM Serial Memory
FM24C64 RAMTRON-FM24C64_05 Datasheet
98Kb / 12P
   64Kb FRAM Serial Memory
FM25640 RAMTRON-FM25640_07 Datasheet
138Kb / 13P
   64Kb FRAM Serial Memory
logo
List of Unclassifed Man...
FM24CL64 ETC-FM24CL64 Datasheet
96Kb / 13P
   64Kb 2.7V-3.6V FRAM Serial Memory
logo
Ramtron International C...
FM25L512 RAMTRON-FM25L512 Datasheet
163Kb / 13P
   512Kb FRAM Serial 3V Memory
FM25L16 RAMTRON-FM25L16_06 Datasheet
146Kb / 14P
   16Kb FRAM Serial 3V Memory
FM25L256B RAMTRON-FM25L256B Datasheet
148Kb / 14P
   256Kb FRAM Serial 3V Memory
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13


Fiches technique Télécharger

Go To PDF Page


Lien URL




Politique de confidentialité
ALLDATASHEET.FR
ALLDATASHEET vous a-t-il été utile ?  [ DONATE ] 

À propos de Alldatasheet   |   Publicité   |   Contactez-nous   |   Politique de confidentialité   |   Echange de liens   |   Fabricants
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com