Moteur de recherche de fiches techniques de composants électroniques
  French  ▼
ALLDATASHEET.FR

X  

74HC4046 Fiches technique(PDF) 9 Page - ON Semiconductor

No de pièce 74HC4046
Description  Phase-Locked Loop
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricant  ONSEMI [ON Semiconductor]
Site Internet  http://www.onsemi.com
Logo ONSEMI - ON Semiconductor

74HC4046 Fiches technique(HTML) 9 Page - ON Semiconductor

Back Button 74HC4046 Datasheet HTML 5Page - ON Semiconductor 74HC4046 Datasheet HTML 6Page - ON Semiconductor 74HC4046 Datasheet HTML 7Page - ON Semiconductor 74HC4046 Datasheet HTML 8Page - ON Semiconductor 74HC4046 Datasheet HTML 9Page - ON Semiconductor 74HC4046 Datasheet HTML 10Page - ON Semiconductor 74HC4046 Datasheet HTML 11Page - ON Semiconductor 74HC4046 Datasheet HTML 12Page - ON Semiconductor 74HC4046 Datasheet HTML 13Page - ON Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 16 page
background image
MC74HC4046A
http://onsemi.com
9
Phase Comparator 2
This detector is a digital memory network. It consists of
four flip–flops and some gating logic, a three state output
and a phase pulse output as shown in Figure 6. This
comparator acts only on the positive edges of the input
signals and is independent of duty cycle.
Phase comparator 2 operates in such a way as to force the
PLL into lock with 0 phase difference between the VCO
output and the signal input positive waveform edges. Figure
8 shows some typical loop waveforms. First assume that
SIGIN is leading the COMPIN. This means that the VCO’s
frequency must be increased to bring its leading edge into
proper phase alignment. Thus the phase detector 2 output is
set high. This will cause the loop filter to charge up the VCO
input, increasing the VCO frequency. Once the leading edge
of the COMPIN is detected, the output goes TRI–STATE
holding the VCO input at the loop filter voltage. If the VCO
still lags the SIGIN then the phase detector will again charge
up the VCO input for the time between the leading edges of
both waveforms.
If the VCO leads the SIGIN then when the leading edge of
the VCO is seen; the output of the phase comparator goes
low. This discharges the loop filter until the leading edge of
the SIGIN is detected at which time the output disables itself
again. This has the effect of slowing down the VCO to again
make the rising edges of both waveforms coincidental.
When the PLL is out of lock, the VCO will be running
either slower or faster than the SIGIN. If it is running slower
the phase detector will see more SIGIN rising edges and so
the output of the phase comparator will be high a majority
of the time, raising the VCO’s frequency. Conversely, if the
VCO is running faster than the SIGIN, the output of the
detector will be low most of the time and the VCO’s output
frequency will be decreased.
As one can see, when the PLL is locked, the output of
phase comparator 2 will be disabled except for minor
corrections at the leading edge of the waveforms. When PC2
is TRI–STATED, the PCP output is high. This output can be
used to determine when the PLL is in the locked condition.
This detector has several interesting characteristics. Over
the entire VCO frequency range there is no phase difference
between the COMPIN and the SIGIN. The lock range of the
PLL is the same as the capture range. Minimal power was
consumed in the loop filter since in lock the detector output
is a high impedance. When no SIGIN is present, the detector
will see only VCO leading edges, so the comparator output
will stay low, forcing the VCO to fmin.
Phase comparator 2 is more susceptible to noise, causing
the PLL to unlock. If a noise pulse is seen on the SIGIN, the
comparator treats it as another positive edge of the SIGIN
and will cause the output to go high until the VCO leading
edge is seen, potentially for an entire SIGIN period. This
would cause the VCO to speed up during that time. When
using PC1, the output of that phase detector would be
disturbed for only the short duration of the noise spike and
would cause less upset.
Phase Comparator 3
This is a positive edge–triggered sequential phase
detector using an RS flip–flop as shown in Figure 6. When
the PLL is using this comparator, the loop is controlled by
positive signal transitions and the duty factors of SIGIN and
COMPIN
are not important. It has some similar characteristics to the
edge sensitive comparator. To see how this detector works,
assume input pulses are applied to the SIGIN and
COMPIN’s as shown in Figure 9. When the SIGIN leads the
COMPIN, the flop is set. This will charge the loop filter and
cause the VCO to speed up, bringing the comparator into
phase with the SIGIN. The phase angle between SIGIN and
COMPIN varies from 0° to 360° and is 180° at fo. The
voltage swing for PC3 is greater than for PC2 but
consequently has more ripple in the signal to the VCO.
When no SIGIN is present the VCO will be forced to fmax as
opposed to fmin when PC2 is used.
The operating characteristics of all three phase
comparators should be compared to the requirements of the
system design and the appropriate one should be used.
Figure 8. Typical Waveforms for PLL Using
Phase Comparator 2
VCC
GND
SIGIN
COMPIN
PC2OUT
VCOIN
PCPOUT
HIGH IMPEDANCE OFF–STATE
Figure 9. Typical Waveform for PLL Using
Phase Comparator 3
VCC
GND
SIGIN
COMPIN
PC3OUT
VCOIN


Numéro de pièce similaire - 74HC4046

FabricantNo de pièceFiches techniqueDescription
logo
NXP Semiconductors
74HC4046 PHILIPS-74HC4046 Datasheet
467Kb / 34P
   Phase-locked-loop with VCO
1997 Nov 25
logo
System Logic Semiconduc...
74HC4046 SLS-74HC4046 Datasheet
134Kb / 12P
   Phase-Locked Loop
logo
Fairchild Semiconductor
74HC4046 FAIRCHILD-74HC4046 Datasheet
250Kb / 17P
   CMOS Phase Lock Loop
logo
NXP Semiconductors
74HC4046A PHILIPS-74HC4046A Datasheet
467Kb / 34P
   Phase-locked-loop with VCO
1997 Nov 25
logo
Nexperia B.V. All right...
74HC4046A NEXPERIA-74HC4046A Datasheet
671Kb / 36P
   Phase-locked loop with VCO
Rev. 4 - 6 August 2019
More results

Description similaire - 74HC4046

FabricantNo de pièceFiches techniqueDescription
logo
NXP Semiconductors
HEF4046B PHILIPS-HEF4046B Datasheet
416Kb / 15P
   Phase-locked loop
January 1995
logo
Z-Communications, Inc
PSA4230C-LF ZCOMM-PSA4230C-LF_11 Datasheet
93Kb / 2P
   PHASE LOCKED LOOP
PSN1100A ZCOMM-PSN1100A_10 Datasheet
74Kb / 2P
   PHASE LOCKED LOOP
PSA3005A ZCOMM-PSA3005A Datasheet
75Kb / 2P
   PHASE LOCKED LOOP
PSA2220C-LF ZCOMM-PSA2220C-LF_10 Datasheet
84Kb / 2P
   PHASE LOCKED LOOP
PSN2710A ZCOMM-PSN2710A_10 Datasheet
78Kb / 2P
   PHASE LOCKED LOOP
PCA1401A ZCOMM-PCA1401A_10 Datasheet
72Kb / 2P
   PHASE LOCKED LOOP
PCA1550A-LF ZCOMM-PCA1550A-LF_10 Datasheet
75Kb / 2P
   PHASE LOCKED LOOP
logo
Integral Corp.
IN74HC4046A INTEGRAL-IN74HC4046A Datasheet
241Kb / 11P
   PHASE-LOCKED LOOP
logo
Z-Communications, Inc
PCA0090A ZCOMM-PCA0090A Datasheet
57Kb / 2P
   PHASE LOCKED LOOP
PSA0210A ZCOMM-PSA0210A Datasheet
77Kb / 2P
   PHASE LOCKED LOOP
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


Fiches technique Télécharger

Go To PDF Page


Lien URL




Politique de confidentialité
ALLDATASHEET.FR
ALLDATASHEET vous a-t-il été utile ?  [ DONATE ] 

À propos de Alldatasheet   |   Publicité   |   Contactez-nous   |   Politique de confidentialité   |   Echange de liens   |   Fabricants
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com