Moteur de recherche de fiches techniques de composants électroniques
  French  ▼
ALLDATASHEET.FR

X  

SM320C6424-EP Fiches technique(PDF) 9 Page - Texas Instruments

Click here to check the latest version.
No de pièce SM320C6424-EP
Description  FIXED-POINT DIGITAL SIGNAL PROCESSOR
Download  237 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricant  TI1 [Texas Instruments]
Site Internet  http://www.ti.com
Logo TI1 - Texas Instruments

SM320C6424-EP Fiches technique(HTML) 9 Page - Texas Instruments

Back Button SM320C6424-EP Datasheet HTML 5Page - Texas Instruments SM320C6424-EP Datasheet HTML 6Page - Texas Instruments SM320C6424-EP Datasheet HTML 7Page - Texas Instruments SM320C6424-EP Datasheet HTML 8Page - Texas Instruments SM320C6424-EP Datasheet HTML 9Page - Texas Instruments SM320C6424-EP Datasheet HTML 10Page - Texas Instruments SM320C6424-EP Datasheet HTML 11Page - Texas Instruments SM320C6424-EP Datasheet HTML 12Page - Texas Instruments SM320C6424-EP Datasheet HTML 13Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 237 page
background image
2.2.1
CPU (DSP Core) Description
SM320C6424-EP
FIXED-POINT DIGITAL SIGNAL PROCESSOR
www.ti.com
SPRS580 – JUNE 2009
The C64x+ Central Processing Unit (CPU) consists of eight functional units, two register files, and two
data paths as shown in Figure 2-2. The two general-purpose register files (A and B) each contain
32 32-bit registers for a total of 64 registers. The general-purpose registers can be used for data or can be
data address pointers. The data types supported include packed 8-bit data, packed 16-bit data, 32-bit
data, 40-bit data, and 64-bit data. Values larger than 32 bits, such as 40-bit-long or 64-bit-long values are
stored in register pairs, with the 32 LSBs of data placed in an even register and the remaining 8 or
32 MSBs in the next upper register (which is always an odd-numbered register).
The eight functional units (.M1, .L1, .D1, .S1, .M2, .L2, .D2, and .S2) are each capable of executing one
instruction every clock cycle. The .M functional units perform all multiply operations. The .S and .L units
perform a general set of arithmetic, logical, and branch functions. The .D units primarily load data from
memory to the register file and store results from the register file into memory.
The C64x+ CPU extends the performance of the C64x core through enhancements and new features.
Each C64x+ .M unit can perform one of the following each clock cycle: one 32 x 32 bit multiply, one 16 x
32 bit multiply, two 16 x 16 bit multiplies, two 16 x 32 bit multiplies, two 16 x 16 bit multiplies with
add/subtract capabilities, four 8 x 8 bit multiplies, four 8 x 8 bit multiplies with add operations, and four
16 x 16 multiplies with add/subtract capabilities (including a complex multiply). There is also support for
Galois field multiplication for 8-bit and 32-bit data. Many communications algorithms such as FFTs and
modems require complex multiplication. The complex multiply (CMPY) instruction takes for 16-bit inputs
and produces a 32-bit real and a 32-bit imaginary output. There are also complex multiplies with rounding
capability that produces one 32-bit packed output that contain 16-bit real and 16-bit imaginary values. The
32 x 32 bit multiply instructions provide the extended precision necessary for audio and other
high-precision algorithms on a variety of signed and unsigned 32-bit data types.
The .L or (Arithmetic Logic Unit) now incorporates the ability to do parallel add/subtract operations on a
pair of common inputs. Versions of this instruction exist to work on 32-bit data or on pairs of 16-bit data
performing dual 16-bit add and subtracts in parallel. There are also saturated forms of these instructions.
The C64x+ core enhances the .S unit in several ways. In the C64x core, dual 16-bit MIN2 and MAX2
comparisons were only available on the .L units. On the C64x+ core they are also available on the .S unit
which increases the performance of algorithms that do searching and sorting. Finally, to increase data
packing and unpacking throughput, the .S unit allows sustained high performance for the quad 8-bit/16-bit
and dual 16-bit instructions. Unpack instructions prepare 8-bit data for parallel 16-bit operations. Pack
instructions return parallel results to output precision including saturation support.
Other new features include:
• SPLOOP - A small instruction buffer in the CPU that aids in creation of software pipelining loops where
multiple iterations of a loop are executed in parallel. The SPLOOP buffer reduces the code size
associated with software pipelining. Furthermore, loops in the SPLOOP buffer are fully interruptible.
• Compact Instructions - The native instruction size for the C6000 devices is 32 bits. Many common
instructions such as MPY, AND, OR, ADD, and SUB can be expressed as 16 bits if the C64x+
compiler can restrict the code to use certain registers in the register file. This compression is
performed by the code generation tools.
Submit Documentation Feedback
Device Overview
9


Numéro de pièce similaire - SM320C6424-EP

FabricantNo de pièceFiches techniqueDescription
logo
Texas Instruments
SM320C6424-EP TI1-SM320C6424-EP Datasheet
2Mb / 236P
[Old version datasheet]   FIXED-POINT DIGITAL SIGNAL PROCESSOR
More results

Description similaire - SM320C6424-EP

FabricantNo de pièceFiches techniqueDescription
logo
Texas Instruments
TMS320C6455 TI1-TMS320C6455_17 Datasheet
1Mb / 256P
[Old version datasheet]   Fixed-Point Digital Signal Processor
SM320VC5507-EP TI1-SM320VC5507-EP_14 Datasheet
1Mb / 109P
[Old version datasheet]   Fixed-Point Digital Signal Processor
TMS320C6424 TI1-TMS320C6424_17 Datasheet
1Mb / 249P
[Old version datasheet]   Fixed-Point Digital Signal Processor
TMS320VC5441 TI1-TMS320VC5441_17 Datasheet
1Mb / 91P
[Old version datasheet]   Fixed-Point Digital Signal Processor
TMS320VC5504 TI1-TMS320VC5504_13 Datasheet
742Kb / 123P
[Old version datasheet]   Fixed-Point Digital Signal Processor
TMS320VC5505 TI1-TMS320VC5505_13 Datasheet
865Kb / 136P
[Old version datasheet]   Fixed-Point Digital Signal Processor
TMS320VC5441 TI1-TMS320VC5441_15 Datasheet
1Mb / 91P
[Old version datasheet]   Fixed-Point Digital Signal Processor
TMS320UC5409 TI1-TMS320UC5409_16 Datasheet
1Mb / 81P
[Old version datasheet]   FIXED-POINT DIGITAL SIGNAL PROCESSOR
TMS320C6203B TI1-TMS320C6203B_15 Datasheet
1Mb / 109P
[Old version datasheet]   FIXED-POINT DIGITAL SIGNAL PROCESSOR
SM320C6201-EP TI1-SM320C6201-EP Datasheet
876Kb / 59P
[Old version datasheet]   FIXED-POINT DIGITAL SIGNAL PROCESSOR
TMS320LC549PGE-80 TI1-TMS320LC549PGE-80 Datasheet
818Kb / 63P
[Old version datasheet]   FIXED-POINT DIGITAL SIGNAL PROCESSOR
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Fiches technique Télécharger

Go To PDF Page


Lien URL




Politique de confidentialité
ALLDATASHEET.FR
ALLDATASHEET vous a-t-il été utile ?  [ DONATE ] 

À propos de Alldatasheet   |   Publicité   |   Contactez-nous   |   Politique de confidentialité   |   Echange de liens   |   Fabricants
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com