Moteur de recherche de fiches techniques de composants électroniques
  French  ▼
ALLDATASHEET.FR

X  

TPIC46L01DBLE Fiches technique(PDF) 9 Page - Texas Instruments

No de pièce TPIC46L01DBLE
Description  6-CHANNEL SERIAL AND PARALLEL LOW-SIDE PRE-FET DRIVER
Download  23 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricant  TI1 [Texas Instruments]
Site Internet  http://www.ti.com
Logo TI1 - Texas Instruments

TPIC46L01DBLE Fiches technique(HTML) 9 Page - Texas Instruments

Back Button TPIC46L01DBLE Datasheet HTML 5Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 6Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 7Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 8Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 9Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 10Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 11Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 12Page - Texas Instruments TPIC46L01DBLE Datasheet HTML 13Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 23 page
background image
TPIC46L01, TPIC46L02, TPIC46L03
6CHANNEL SERIAL AND PARALLEL LOW SIDE PREFET DRIVER
SLIS055B − NOVEMBER 1996 − REVISED AUGUST 2001
9
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
PRINCIPLES OF OPERATION
serial data operation
The TPIC46L01, TPIC46L02, and TPIC46L03 offer serial input interfaces to the microcontroller to transfer
control data to the predriver and output fault data back to the controller. The serial input interface consists of:
D SCLK − Serial clock
D CS − Chip select
D SDI − Serial data input
D SDO − Serial data outpu
Serial data is shifted into the least significant bit (LSB) of the SDI shift register on the rising edge of the first SCLK
after CS has transitioned from 1 to 0. Eight clock cycles are required to shift the first bit from the LSB to the most
significant bit (MSB) of the shift register. Less than eight clock cycles result in fault data being latched into the
output control buffer. The first two bits are unused and the last six bits are the output control data. A low-to-high
transition on CS latches the contents of the serial shift register into the output control register. A 0 input to SDI
turns the corresponding parallel output off and a 1 turns the output on (see Figure 12).
Don’t Care
12
3
4
5
6
7
8
GATE5
OFF
GATE4
ON
GATE3
ON
GATE2
OFF
GATE1
OFF
GATE0
ON
Present Output Data
New Data
SCLK
CS
SDI
New Data
Output Control
Register Data
Figure 12


Numéro de pièce similaire - TPIC46L01DBLE

FabricantNo de pièceFiches techniqueDescription
logo
Texas Instruments
TPIC46L01DB TI-TPIC46L01DB Datasheet
255Kb / 19P
[Old version datasheet]   6-CHANNEL SERIAL AND PARALLEL LOW-SIDE PRE-FET DRIVER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23


Fiches technique Télécharger

Go To PDF Page


Lien URL




Politique de confidentialité
ALLDATASHEET.FR
ALLDATASHEET vous a-t-il été utile ?  [ DONATE ] 

À propos de Alldatasheet   |   Publicité   |   Contactez-nous   |   Politique de confidentialité   |   Echange de liens   |   Fabricants
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com