Moteur de recherche de fiches techniques de composants électroniques |
|
AD7394AR Fiches technique(PDF) 4 Page - Analog Devices |
|
AD7394AR Fiches technique(HTML) 4 Page - Analog Devices |
4 / 12 page AD7394/AD7395 –4– REV. 0 Table I. Control Logic Truth Table CS CLK RS MSB SHDN LDA/B Serial Shift Register Function DAC Register Function H X H X H H No Effect Latched L L H X H H No Effect Latched L H H X H H No Effect Latched L ↑+ H X H H Shift-Register-Data Advanced One Bit Latched L ↑+ H X H L Shift-Register-Data Advanced One Bit Transparent L H H X H L No Effect Transparent ↑+ L H X H H No Effect Latched HX H X H ↓– No Effect Updated with Current Shift Register Contents H X H X H L No Effect Transparent X X L H H X No Effect Loaded with 800H XX ↑+ H H H No Effect Latched with 800H X X L L H X No Effect Loaded with All Zeros XX ↑+ L H H No Effect Latched All Zeros X X X X L X No Effect No Affect NOTES 1. ↑+ positive logic transition; ↓– negative logic transition; X Don’t Care 2. Do not clock in serial data while level sensitive inputs LDA or LDB are logic LOW. tLD1 tCSH 1 LSB ERROR BAND tCLRW tS tS tLDW tCH tCL tCSS tLD2 tDS tDH D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 SDI CLK CS LDA,B SDI CLK FS VOUT ZS LDA,B RS Figure 2. Timing Diagram tSDR IDD SHDN Figure 3. Timing Diagram |
Numéro de pièce similaire - AD7394AR |
|
Description similaire - AD7394AR |
|
|
Lien URL |
Politique de confidentialité |
ALLDATASHEET.FR |
ALLDATASHEET vous a-t-il été utile ? [ DONATE ] |
À propos de Alldatasheet | Publicité | Contactez-nous | Politique de confidentialité | Echange de liens | Fabricants All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |