Moteur de recherche de fiches techniques de composants électroniques
  French  ▼
ALLDATASHEET.FR

X  

AD6426 Fiches technique(PDF) 7 Page - Analog Devices

No de pièce AD6426
Description  Enhanced GSM Processor
Download  50 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricant  AD [Analog Devices]
Site Internet  http://www.analog.com
Logo AD - Analog Devices

AD6426 Fiches technique(HTML) 7 Page - Analog Devices

Back Button AD6426 Datasheet HTML 3Page - Analog Devices AD6426 Datasheet HTML 4Page - Analog Devices AD6426 Datasheet HTML 5Page - Analog Devices AD6426 Datasheet HTML 6Page - Analog Devices AD6426 Datasheet HTML 7Page - Analog Devices AD6426 Datasheet HTML 8Page - Analog Devices AD6426 Datasheet HTML 9Page - Analog Devices AD6426 Datasheet HTML 10Page - Analog Devices AD6426 Datasheet HTML 11Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 50 page
background image
Preliminary Technical Information
AD6426
This Information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no
obligation regarding future manufacture unless otherwise agreed to in writing. No responsibility is assumed by Analog Devices for its use; nor for any
infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent
rights of Analog Devices.
Revision Preliminary 2.3 (June 9, ´98)
- 7 -
Confidential Information
OVERVIEW
The GSM air interface has been formulated to provide high
quality digital mobile communication. As well as supporting
the traffic channels (speech and/or data), the air interface
specifies a number of signaling channels that are used for call
set up and communications between the network infrastructure
and the mobile. These signaling channels provide the mobile
specific features such as handover, as well as a number of
other intelligent features.
The GSM system closely follows the OSI 7-layer model for
communications. Specifically, GSM defines Layers 1, 2 and 3
of the protocols. The lowest level being Layer 1, or the
Physical Layer. It is this part of the network processing for
which the EGSMP is responsible, performing some of the
Layer 1 functions in dedicated hardware for minimum power
consumption and some in software for increased flexibility.
Layer 1 covers those signal processing functions required to
format the speech/data for transmission on the physical
medium. Data must be structured to allow for identification,
recovery and error correction so that the information can be
supplied error free to the layer 2 sub-systems and to the traffic
sources. In addition, the physical layer processing includes the
timing of both transmit and receive data, the encryption of
data for security purposes and the control of the Radio sub-
system to provide timing and to optimize the radio frequency
characteristics. An object code license to Layer 1 software is
supplied with the AD20msp425 chipset.
FUNCTIONAL PARTITIONING
This datasheet gives only an overview about the functionality
of the EGSMP. The EGSMP consists of three main elements;
the Channel Codec and the Control Processor Sub-System
including several interfaces and the DSP as shown in
Figure
1. The Channel Codec is responsible for the Layer 1 channel
coding and decoding of traffic and control information. The
Processor Sub-system supports the software functions of the
protocol stack and interfaces with the bus peripheral sub-
systems of the terminal. The DSP performs the channel
equalization and speech transcoding.
Channel Codec Sub-System
The Channel Codec processes data from two principal sources;
traffic and signaling. The former is normally continuous and
the latter determined on demand. Traffic comes in two forms;
speech and user data. The various traffic sources and the
signaling sources are all processed differently at the physical
layer. Speech traffic data is supplied by the speech transcoder
and the remaining data types are sourced from the Control
Processor and interfaced via a dedicated data interface. The
Channel Codec subsystem functional block diagram is shown
in Figure 3.
DSP
INTERFACE
REGISTERS
DEINTERLEAVE
INTERLEAVE
ENCODE
DECODE
ENCRYPT
DECRYPT
VBC
INTERFACE
TEST
INTERFACE
H8
INTERFACE
RADIO / SYNTHESIZER
TIMING AND CONTROL
Figure 3. Channel Codec Subsystem
The transmit and receive functions of the Channel Codec are
timed by an internal timebase that maintains accurate timing
of all sub-systems. This timebase is aligned with the on-air
receive signal and all system control signals, both internal and
external, are derived from it.
The physical layer processing can be divided into 4 phases,
two each for up- and downlink. The data in the transmit path
undergoes an ENCODE phase and then a TRANSMIT phase.
Similarly, data in the downlink path is termed the receive data
and it undergoes a RECEIVE phase followed by a DECODE
phase. The buffer between the ENCODE and TRANSMIT
functions is the INTERLEAVE module that holds the data and
permits the building of the transmit burst structure. Similarly
the DEINTERLEAVE module forms the buffer between the
RECEIVE and the DECODE processes.
Each of these four phases is controlled explicitly by the
Control Processor via control registers that define the mode of
operation of each sub-module and the data source they should
process. Typically these control values are updated every
TDMA frame in response to interrupts from the internal
timebase.
The ENCODE process involves the incorporation of error
protection codes. All data is sourced in packets and two forms
of error coding applied; block coding (parity or Fire code) and
convolution coding. The resultant data block is then written to
the INTERLEAVE module where it is buffered in a RAM.
Data is read from the interleave buffer memories contiguously
but written in non-contiguous manner, thereby implementing
the interleaving function. The TRANSMIT process uses a
different time structure now associated with the on-air TDMA
structure. The data is read from the INTERLEAVE module
and formatted into bursts with the requisite timing. This
involves adding fixed patterns such as the tail bits and training
sequence code. The resultant burst is written to the external
Baseband Converter where the modulation is performed and
the output timed to the system timebase before transmission.


Numéro de pièce similaire - AD6426

FabricantNo de pièceFiches techniqueDescription
logo
Analog Devices
AD642 AD-AD642 Datasheet
395Kb / 6P
   Precision, Low Cost Dual BiFET Op Amp
REV. 0
AD6421AST AD-AD6421AST Datasheet
66Kb / 8P
   GSM/DCS1800/PCS1900 Baseband Processing Chipset
REV. 0
AD6422AST AD-AD6422AST Datasheet
66Kb / 8P
   GSM/DCS1800/PCS1900 Baseband Processing Chipset
REV. 0
AD6423 AD-AD6423 Datasheet
66Kb / 8P
   GSM/DCS1800/PCS1900 Baseband Processing Chipset
REV. 0
AD642J AD-AD642J Datasheet
395Kb / 6P
   Precision, Low Cost Dual BiFET Op Amp
REV. 0
More results

Description similaire - AD6426

FabricantNo de pièceFiches techniqueDescription
logo
Broadcom Corporation.
ML2011 BOARDCOM-ML2011 Datasheet
130Kb / 1P
   GSM SINGLE-CHIP BASEBAND PROCESSOR
logo
Analog Devices
AD6526 AD-AD6526_15 Datasheet
92Kb / 1P
   GSM/GPRS Digital Baseband Processor
Rev. PrA
AD6526 AD-AD6526 Datasheet
86Kb / 1P
   GSM/GPRS Digital Baseband Processor
Rev. PrA
logo
ESS Technology,Inc
ES8390 ESS-ES8390 Datasheet
212Kb / 2P
   HD Enhanced DVD Processor
logo
Broadcom Corporation.
BCM2121 BOARDCOM-BCM2121 Datasheet
131Kb / 2P
   GPRS/GSM SINGLE CHIP BASEBAND PROCESSOR
logo
List of Unclassifed Man...
HD8178232 ETC1-HD8178232 Datasheet
310Kb / 6P
   Digital Signal Processor-Enhanced
MT6261D ETC2-MT6261D Datasheet
2Mb / 85P
   MT6261D GSM GPRS SOC Processor Technical Brief
logo
NXP Semiconductors
SAA7111A PHILIPS-SAA7111A Datasheet
441Kb / 72P
   Enhanced Video Input Processor EVIP
1998 May 15
logo
ATMEL Corporation
TS68882 ATMEL-TS68882 Datasheet
1Mb / 43P
   CMOS Enhanced Floating-point Co-processor
logo
List of Unclassifed Man...
MT6260A ETC1-MT6260A Datasheet
2Mb / 94P
   GSM/GPRS/EDGE-RX SOC Processor Technical Brief
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50


Fiches technique Télécharger

Go To PDF Page


Lien URL




Politique de confidentialité
ALLDATASHEET.FR
ALLDATASHEET vous a-t-il été utile ?  [ DONATE ] 

À propos de Alldatasheet   |   Publicité   |   Contactez-nous   |   Politique de confidentialité   |   Echange de liens   |   Fabricants
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com